

| Experiment No. 2                           |
|--------------------------------------------|
| Basic gates using universal gates.         |
| Name: Jaffari Mohammed Ali Sayyed Naqi Ali |
| Roll Number: 16                            |
| Date of Performance:                       |
| Date of Submission:                        |

**Aim -** To realize the gates using universal gates.

#### **Objective** -

- 1) To study the realization of basic gates using universal gates.
- 2) Understanding how to construct any combinational logic function using NAND or NOR gates only.

CSL302: Digital Logic & Computer Organization Architecture Lab



### Vidyavardhini's College of Engineering and Technology

### Department of Artificial Intelligence & Data Science

#### Theory -

AND, OR, NOT are called basic gates as their logical operation cannot be simplified further. NAND and NOR are called universal gates as using only NAND or only NOR, any logic function can be implemented.

### **Components required -**

- 1. IC's 7400(NAND) 7402(NOR)
- 2. Bread Board.
- 3. Connecting wires.

### Circuit Diagram -

#### Implementation using NAND gate:





(e) Ex-OR gate:  $Y = A \oplus B$ 



| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |



## Vidyavardhini's College of Engineering and Technology

### Department of Artificial Intelligence & Data Science

### Implementation using NOR gate:



Y = A'



| A | Y |
|---|---|
| 0 | 1 |
| 1 | 0 |

(b) AND gate:

$$Y = A \cdot B$$



| Α | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

(c) OR gate:

$$Y = A + B$$



| 1   | <b>\</b> | В | Y |
|-----|----------|---|---|
|     | )        | 0 | 0 |
|     | •        | 1 | 1 |
| 1   | 1        | 0 | 1 |
| _ 1 | 1        | 1 | 1 |

(d) NAND gate:

$$Y = (AB)'$$



| Α | В | Y |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

(e) Ex-NOR gate:

$$Y = A \odot B = (A \oplus B)'$$

| A B | <u></u> | \_\_Y |  |
|-----|---------|-------|--|
| L   |         |       |  |

| l | A | В | Y |
|---|---|---|---|
|   |   |   |   |
| ı | 0 | 0 | 1 |
| ĺ | 0 | 1 | 0 |
| ĺ | 1 | 0 | 0 |
|   | 1 | 1 | 1 |

#### **Procedure:**

- a) Connections are made as per the circuit diagrams.
- b) By applying the inputs, the outputs are observed and the operations are verified with the help of truth table.

CSL302: Digital Logic & Computer Organization Architecture Lab





**Conclusion** –



The Logisim experiment on universal gates has offered us significant insights into the adaptability and utility of these fundamental digital logic building blocks. Through our practical demonstrations, we've effectively shown how universal gates can handle a diverse set of logical operations, highlighting their essential role in contemporary digital circuit design. This experiment emphasizes the crucial role of grasping and leveraging universal gates within the realm of digital electronics, laying the groundwork for enhanced efficiency and versatility in circuitry.